




“High-Performance SERDES Design” – Prof. Sam Palermo (Texas A&M University)
€745.00
This advanced serializer/deserializer (SERDES) transceivers course covers key system-level topics and in-depth circuit design techniques to implement first-time-right-silicon operating at >200Gbps. The main topics include: SERDES Fundamentals, Tx Circuits, Rx Front-Ends, Tx Equalizers, Analog Rx Equalizers, ADC-DSP Rx, Clock Generation, Optical Tx & Rx. Optional homework assignments involve modeling key concepts to further enhance the learning beyond the lecture material. The target audience for this course are mainly design engineers and research graduates, with some exposure to SERDES transceivers, that are interested in learning advanced transistor-level design techniques for recent state-of-the-art transceivers.
Last Few Seats! Please contact us BEFORE paying for your seat.
“High-Performance SERDES Design” Online Course (2025)
Interview with Prof. Sam Palermo (Texas A&M University)
Preview – “High-Performance SERDES Design” Online Course (2025)
Current high-performance serializer/deserializer (SERDES) transceivers are operating in excess of 200Gb/s to support growing I/O bandwidth demands. This course covers key system-level topics and in-depth circuit design techniques for successful implementation of these advanced SERDES transceivers.
The course begins with a brief overview of key channel characteristics, modulation techniques, and link analysis approaches. We will also walk through a recent >200Gb/s transceiver to motivate the remainder of the course circuit design topics.
Then, we will focus on transmitter output drivers and receiver front-end circuits. Various key concepts, including swing enhancement techniques, impedance control, bandwidth extension, high-bandwidth analog front-ends, and high-performance comparators, will be analyzed.
Equalizers are required to compensate for frequency-dependent channel loss. We will discuss transmit-side feed-forward equalizers (FFEs), implemented in the analog domain or with digital-to-analog converter (DAC)-based transmitters, and receive-side FFE, continuous-time linear equalizers (CTLEs), and decision-feedback equalizers (DFEs). Digital signal processor (DSP)-based equalization, enabled by high-speed analog-to-digital converter (ADC)-based receivers, will also be covered, along with applicable high-speed ADC topologies.
These high-performance transceivers require sub-ps noise clocks with precise timing alignment. High-performance clock generation, distribution, and recovery circuits will be detailed.
Finally, longer-reach signaling is possible with optical transceivers that have traditionally been pluggable modules, but are now migrating inside the package to more efficiently meet interconnect bandwidth requirements. We will cover key photonic devices, transmit drivers, and receiver front-ends for these optical transceivers.
For each lecture, participants will receive optional homework assignments that involve modeling key concepts to further enhance the learning beyond the lecture material.
This course is primarily intended for Analog/Mixed-Signal IC design engineers and research graduates, with some exposure to SERDES transceivers, that are interested in learning advanced design techniques for recent state-of-the-art transceivers. We will assume no familiarity with these advanced design techniques and introduce them throughout the course. Extensive transistor-level schematics of key transceiver blocks will be covered throughout the course.
All Lectures @ (23:00-01:00 Tokyo) = (16:00-18:00 Milan) = (15:00-17:00 Dublin) = (10:00-12:00 Boston) = (07:00-09:00 San Diego)
6th May 2025
Lecture #1 – Introduction, Channel Modeling & Communication Techniques
SERDES applications; Channel modeling; Modulation techniques; Intersymbol interference; Link analysis
8th May 2025
Lecture #2 – Transmitter Circuits
Current- and Voltage-mode drivers; Swing enhancement techniques; Impedance control; Bandwidth extension; Serializers
12th May 2025
Lecture #3 – Receiver Front-Ends & Comparators
Analog front-end; Clocked comparators; Sensitivity and offset correction; Deserializers
15th May 2025
Lecture #4 – Transmitter Equalizers
Equalization overview; FFE equalization; Current and voltage-mode DAC TX; Digital FFE filters
19th May 2025
Lecture #5 – Analog Receiver Equalizers
Analog FFE; CTLE; DFE; Equalization adaptation techniques
21st May 2025
Lecture #6 – ADC-DSP Receivers
ADC-DSP RX motivation; ADC requirements and topologies; Time-interleaved ADCs; Digital FFE and DFE
26th May 2025
Lecture #7 – Clock Generation, Distribution & Recovery
Jitter; PLLs; Clock Distribution; Multi-phase generation and calibration; Clock recovery systems
29th May 2025
Lecture #8 – Optical Transmit & Receive Front-Ends
Optical link motivation; Lasers; Modulators; TX Drivers; RX front-ends
Duration: 16 hours
Format: 8 x 2-hour ‘Live-Virtual’ lectures (including Q&A), spread over 4-weeks. Attendance to the live lecture(s) is encouraged but not compulsory*.
Work: Homework assignments (optional) will consolidate the learning from the lectures.
Included:
- Course notes (PDF)
- Homework assignments (PDF)
- Lecture recordings* (up to 12 months playback access)
- Course homepage
- Class discussion forum (offline Q&A)
- Recommended reading list
- Extra material
- Attendance certificate
* Facilitates catch-up with a missed lecture(s) due to various reasons, e.g. time-zone difference, project deadline, travel, etc., or simply to review the lecture content at your own pace.

Samuel Palermo (Senior Member, IEEE) received the B.S. and M.S. degrees in electrical engineering from Texas A&M University, College Station, TX, USA, in 1997 and 1999, respectively, and the Ph.D. degree in electrical engineering from Stanford University, Stanford, CA, USA, in 2007.
From 1999 to 2000, he was with Texas Instruments, Dallas, TX, where he worked on the design of mixed-signal integrated circuits for high-speed serial data communication. From 2006 to 2008, he was with Intel Corporation, Hillsboro, OR, USA, where he worked on high-speed optical and electrical I/O architectures.
In 2009, he joined the Electrical and Computer Engineering Department, Texas A&M University, College Station, TX, USA, where he is currently the J. W. Runyon Jr. Professor. His research interests include high-speed electrical and optical interconnect architectures, RF photonics, high-performance clocking circuits integrated sensor systems, and neuromorphic computing systems.
Dr. Palermo is currently an associate editor for IEEE Journal of Solid-State Circuits and has previously served in this role for IEEE Solid-State Circuits Letters and IEEE Transactions on Circuits and System – II. He has also previously served as a distinguished lecturer for the IEEE Solid-State Circuits Society and on the IEEE CASS Board of Governors. He was a co-author of the Jack Raper Award for Outstanding Technology-Directions Paper at the 2009 International Solid-State Circuits Conference, the Best Student Paper at the 2014 Midwest Symposium on Circuits and Systems, an Outstanding Student Paper Award at the 2018 Custom Integrated Circuits Conference, and the Best Student Paper Award at the 2024 Opto-Electronics and Communications Conference.
Patents & Publications
SERDES Patents (Selected)
“Continuous time linear equalization circuit”
“High bandwidth continuous time linear equalization circuit”
“High speed voltage mode differential digital output driver with edge-emphasis and pre-equalization”
SERDES Publications (Selected)
[2024] “A Radiation-Hardened 15–22GHz Frequency Synthesizer in 22nm FinFET”
[2024] “A 50Gb/s Multicarrier Transmitter Using DAC-Based Polar Drivers in 22nm FinFET”
[2024] “A 25Gb/s 3D Direct Bond Silicon Photonic Receiver in 12nm FinFET”
[2023] “A 38GS/s 7-bit Pipelined-SAR ADC with Speed-Enhanced Bootstrapped Switch …”
[2023] “A 17.5-21GHz Current-Folding Frequency Tripler With >36dBc Harmonic Rejection …”
[2023] “A Jitter-Robust 40Gb/s ADC-Based Multicarrier Receiver Front-End with 4GS/s Baseband …”
[2023] “A 1.41pJ/b 224Gb/s PAM4 6-bit ADC-Based SERDES Receiver with Hybrid AFE Capable of …”
[2020] “A 32 Gb/s Simultaneous Bidirectional Source-Synchronous Transceiver with Adaptive Echo …”
[2019] “Modeling of ADC-Based Serial Link Receivers with Embedded and Digital Equalization”
[2019] “A 56Gb/s PAM4 Receiver With Low-Overhead Techniques for Threshold and Edge-Based …”
[2019] “A 52Gb/s ADC-Based PAM4 Receiver With Comparator-Assisted 2-bit/Stage SAR ADC …”
[2017] “A Reconfigurable 16/32Gb/s Dual-Mode NRZ/PAM4 SerDes in 65nm CMOS”
[2017] “A 25GS/s 6-bit TI Two-Stage Multi-Bit Search ADC with Soft-Decision Selection Algorithm …”
[2016] “A 25Gb/s Hybrid-Integrated Silicon Photonic Source-Synchronous Receiver with Microring …”
[2016] “A 10Gb/s Hybrid ADC-Based Receiver with Embedded Analog and Per-Symbol …”